首页> 外文会议>2011 48th ACM/EDAC/IEEE Design Automation Conference (DAC) >Improved post-silicon power modeling using AC lock-in techniques
【24h】

Improved post-silicon power modeling using AC lock-in techniques

机译:使用交流锁定技术改进了硅后功率建模

获取原文

摘要

The objective of power modeling is to estimate the power consumption of integrated circuits under different workloads and variabilities. Post-silicon power modeling is an essential step for design validation and for building trustable pre-silicon power models and analyses. One popular approach for devising post-silicon power estimates is to translate the thermal emissions from the backside of the die into power estimates. Such approach faces a major physical challenge arising from spatial heat diffusion which blurs the resultant thermal images. The objective of this paper is to improve post-silicon power mapping by utilizing lock-in thermography techniques where AC signals, rather than DC signals, are used to excite the circuit blocks. We prove and demonstrate that using AC excitation sources reduces the extent of spatial heat diffusion. We devise a lock-in based thermal to power inversion methodology that maps spatial power consumption on a real chip. Using a custom test chip, we are to able to scientifically quantify and validate the improvements in power mapping attained from the proposed techniques. We show that our technique reduces the power mapping errors by more than half.
机译:功率建模的目的是估计不同工作负载和可变性下集成电路的功耗。硅后功率建模是设计验证以及构建可信赖的硅前功率模型和分析的必不可少的步骤。一种设计后硅功率估算的流行方法是将来自芯片背面的热辐射转化为功率估算。这种方法面临着主要的物理挑战,这是由于空间热扩散而引起的,这会使所得的热图像模糊。本文的目的是通过利用锁相热成像技术(其中使用AC信号而不是DC信号来激励电路块)来改善硅后功率映射。我们证明并证明使用交流激励源可以减少空间热扩散的程度。我们设计了一种基于锁定的热能至功率反转方法,该方法可将空间功耗映射到实际芯片上。使用定制的测试芯片,我们能够科学地量化和验证从提出的技术中获得的功率映射方面的改进。我们证明了我们的技术将功率映射误差降低了一半以上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号