首页> 外文会议>2011 18th IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits >Failure analysis using LVP for tolerant design about BEOL parasitic effects in nanoscale technology
【24h】

Failure analysis using LVP for tolerant design about BEOL parasitic effects in nanoscale technology

机译:使用LVP进行的故障分析可容忍设计纳米技术中的BEOL寄生效应

获取原文

摘要

In nanoscale technology, parasitic effects by Backend of line (BEOL) according to feature sizes shrinkage have been reported as main issue of chip failure in VLSI designs. The timing defect failure and signal integrity problem such as crosstalk occur most frequently in deep submicron technologies. However, the root causes of timing defect and signal integrity problem are very difficult to diagnose in comparison with other stuck defects because they can be changed by external factors. This paper presents an efficient failure analysis method for initial yield ramp up and ongoing product with laser voltage probing (LVP) technology. We also describe several case studies on the failure analysis for design error improvement and yield enhancement. First, we identified the root cause of SCAN hold time failure at high voltage. In particular, several signal paths lead to unexpected timing defect failure such as crosstalk delay. Next, a crosstalk switch failure is defined as coupled interference from signal lines to a logically unrelated signal line. We analyzed failure of e-fuse data affected by BEOL crosstalk noise. The failure phenomenon is irregularly caused by test patterns, layout of signal line and applied voltage. In this paper, our FA results are contributed to providing guides for tolerant design about BEOL parasitic effects in nanoscale technology.
机译:在纳米技术中,已经报道了线尾(BEOL)根据特征尺寸缩小产生的寄生效应是VLSI设计中芯片故障的主要问题。定时缺陷故障和信号完整性问题(例如串扰)在深亚微米技术中最常见。但是,与其他卡住的缺陷相比,时序缺陷和信号完整性问题的根本原因很难诊断,因为它们可以被外部因素改变。本文提出了一种有效的故障分析方法,用于采用激光电压探测(LVP)技术进行初始成品率提升和后续产品生产。我们还描述了有关故障分析的几个案例研究,以改善设计错误和提高良率。首先,我们确定了高电压下SCAN保持时间失败的根本原因。特别是,多个信号路径会导致意外的时序缺陷故障,例如串扰延迟。接下来,串扰开关故障定义为从信号线到逻辑上不相关的信号线的耦合干扰。我们分析了受BEOL串扰噪声影响的电子保险丝数据的故障。故障现象是由测试图案,信号线的布局和施加的电压不规则地引起的。在本文中,我们的FA结果有助于为纳米技术中BEOL寄生效应的耐受性设计提供指导。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号