首页> 外文会议>2011 16th Asia and South Pacific Design Automation Conference >Fault simulation and test generation for clock delay faults
【24h】

Fault simulation and test generation for clock delay faults

机译:时钟延迟故障的故障仿真和测试生成

获取原文

摘要

In this paper, we investigate the effects of delay faults on clock lines under launch-on-capture test strategy. In this fault model we assume that scan-in and scan-out operations, being relatively slow, can perform correctly even in the presence of a fault. However, a flip-flop may fail to capture a value at correct timing during system clock operation, thus requiring the use of launch-on-capture test strategy to detect such a fault. In the paper, we first show simulation results providing a relation between the duration of the delay and difficulty of detecting such faults in the launch-on-capture test. Next, we propose test generation methods to detect such clock delay faults, and show some experimental results to establish the effectiveness of our methods.
机译:在本文中,我们研究了在捕获启动测试策略下延迟故障对时钟线的影响。在此故障模型中,我们假设扫描和扫描操作相对较慢,即使存在故障也可以正确执行。但是,触发器可能无法在系统时钟操作期间的正确时序上捕获值,因此需要使用捕获时启动测试策略来检测此类故障。在本文中,我们首先显示了仿真结果,该仿真结果提供了延迟的持续时间与捕获启动测试中检测此类故障的难度之间的关系。接下来,我们提出了测试生成方法来检测这种时钟延迟故障,并显示一些实验结果以证明我们的方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号