首页> 外文期刊>IEICE Transactions on Information and Systems >Test Generation for Delay Faults on Clock Lines under Launch-on-Capture Test Environment
【24h】

Test Generation for Delay Faults on Clock Lines under Launch-on-Capture Test Environment

机译:捕获启动测试环境下时钟线上延迟故障的测试生成

获取原文
获取原文并翻译 | 示例
           

摘要

This paper deals with delay faults on clock lines assuming the launch-on-capture test. In this realistic fault model, the amount of delay at the FF driven by the faulty clock line is such that the scan shift operation can perform correctly even in the presence of a fault, but during the system clock operation, capturing functional value(s) at faulty FF(s), i.e. FF(s) driven by the clock with delay, is delayed and correct value(s) may not be captured. We developed a fault simulator that can handle such faults and using this simulator we investigate the relation between the duration of the delay and the difficulty of detecting clock delay faults in the launch-on-capture test. Next, we propose test generation methods for detecting clock delay faults that affect a single or two FFs. Experimental results for benchmark circuits are given in order to establish the effectiveness of the proposed methods.
机译:本文假设捕获启动测试处理时钟线上的延迟故障。在这种现实的故障模型中,由故障时钟线驱动的FF的延迟量使得即使在存在故障的情况下,扫描移位操作也可以正确执行,但是在系统时钟操作期间,可以捕获功能值在错误的FF处,即由时钟延迟驱动的FF被延迟,并且可能无法捕获正确的值。我们开发了可以处理此类故障的故障模拟器,并使用该模拟器调查了延迟持续时间与捕获启动测试中检测时钟延迟故障的难度之间的关系。接下来,我们提出测试生成方法,用于检测影响单个或两个FF的时钟延迟故障。为了确定所提方法的有效性,给出了基准电路的实验结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号