首页> 外文会议>Asia and South Pacific Design Automation Conference >Pulser gating: A clock gating of pulsed-latch circuits
【24h】

Pulser gating: A clock gating of pulsed-latch circuits

机译:脉冲栓栅栏:脉冲锁存电路的时钟门控

获取原文

摘要

A pulsed-latch is an ideal sequencing element for low-power ASIC designs due to its smaller capacitance and simple timing model. Clock gating of pulsed-latch circuits can be realized by gating a pulse generator (or pulser), which we call pulser gating. The problem of pulser gating synthesis is formulated for the first time. Given a gate-level netlist with location of latches, we first extract the gating function of each latch; the gating functions are merged to reduce the amount of extra logic while gating probability is not sacrificed too much. We also have to take account of proximity of latches, because a pulser, which is gated by merged gating function, and its latches have to be physically close for safe delivery of pulse. The heuristic algorithm that considers all three factors (similarity of gating functions, literal count to implement gating functions, and proximity of latches) is proposed and assessed in terms of power saving and area using 45-nm technology.
机译:由于其较小的电容和简单的时序模型,脉冲锁存是低功耗ASIC设计的理想排序元件。通过将脉冲发生器(或脉冲脉冲)栅格呼叫脉冲器门控的脉冲发生器(或脉冲),可以实现脉冲锁存电路的时钟栅。第一次配制脉冲剂门控合成的问题。给定具有锁存位置的门级网表,我们首先提取每个闩锁的门控功能; Gating函数合并以减少额外逻辑量,而Gating概率不会牺牲太多。我们还必须考虑闩锁的附近,因为由合并的门控功能所浇注的脉冲器,并且其闩锁必须物理地关闭脉冲的安全输送。考虑所有三个因素的启发式算法(门控功能,文字计数以实现门控功能,锁存器的相似性),并在使用45nm技术的省电和面积方面评估。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号