首页> 外文会议> >Design techniques for gate-leakage reduction in CMOS circuits
【24h】

Design techniques for gate-leakage reduction in CMOS circuits

机译:减少CMOS电路中栅极泄漏的设计技术

获取原文

摘要

Oxide tunneling current in MOS transistors is fast becoming a non-negligible component of power consumption, as gate oxides get thinner, and could become in the future the dominant leakage mechanism in sub-100 nm CMOS circuits. In this paper, we present an analysis of static CMOS circuits from a gate-leakage point of view. We first consider the dependence of the gate current on various conditions for a single transistor and identify 3 main regions in which a MOS transistor will operate between clock transitions. The amount of gate-current differs by several orders of magnitude from one region to another. Whether a transistor will leak significantly or not is determined by its position in relation to other transistors within a structure. By comparing logically equivalent but structurally different CMOS circuits, we find that the gate current exhibits a 'structure dependence'. Also, the total gate-leakage in a given structure varies significantly for different combinations of inputs, from which we derive "state-dependent gate-leakage tables" that can be used to estimate the total amount of gate-current for a large circuit. Finally, we suggest guidelines aimed at reducing the amount of oxide-leakage current based on the presented structure and state dependencies.
机译:随着栅极氧化物变得越来越薄,MOS晶体管中的氧化物隧穿电流正迅速成为功耗不可忽略的组成部分,并且将来可能成为亚100 nm CMOS电路中的主要泄漏机制。在本文中,我们从栅极泄漏的角度对静态CMOS电路进行了分析。我们首先考虑栅极电流对单个晶体管各种条件的依赖性,并确定MOS晶体管将在时钟转换之间工作的3个主要区域。从一个区域到另一个区域,栅极电流量相差几个数量级。晶体管是否会显着泄漏取决于其相对于结构内其他晶体管的位置。通过比较逻辑上等效但结构不同的CMOS电路,我们发现栅极电流表现出“结构依赖性”。同样,给定结构中的总栅极泄漏对于不同的输入组合也会有很大的不同,从中我们可以得出“状态相关的栅极泄漏表”,该表可用于估算大型电路的栅极电流总量。最后,我们建议基于所提出的结构和状态相关性,旨在减少氧化物泄漏电流的准则。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号