首页> 外文会议> >On the detection of reset faults; in synchronous sequential circuits
【24h】

On the detection of reset faults; in synchronous sequential circuits

机译:关于复位故障的检测;在同步时序电路中

获取原文

摘要

We consider the problem of testing reset faults in synchronous sequential circuits with reset hardware. The reset hardware is assumed to consist of a reset input connected to all the flip-flops through a reset line. We propose a fault model that accommodates any routing of the reset line to the flip-flops. This is important since test generation is typically carried out without knowledge of the way in which the reset line is routed. We describe fault simulation procedures for the proposed reset fault model. The procedures use a given test sequence and generate appropriate reset sequences, if needed. It is shown that contrary to the common assumption that reset faults are easily detected by test sequences for other faults in the circuit some reset faults require special reset sequences and special test sequences. Thus, a complete test sequence must explicitly accommodate reset faults.
机译:我们考虑使用复位硬件在同步时序电路中测试复位故障的问题。假定复位硬件包括通过复位线连接到所有触发器的复位输入。我们提出了一种故障模型,该模型可以容纳复位线到触发器的任何路由。这很重要,因为测试生成通常是在不知道复位线布线的方式的情况下进行的。我们描述了建议的重置故障模型的故障仿真程序。该过程使用给定的测试序列,并在需要时生成适当的重置序列。结果表明,与通常的假设相反,通过电路的其他故障的测试序列可以容易地检测到复位故障,某些复位故障需要特殊的复位序列和特殊的测试序列。因此,完整的测试序列必须明确地容纳复位故障。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号