首页> 外文会议> >Integration of a 200 V, 60 MHz lateral PNP transistor with emitter-base self-aligned to polysilicon into a high voltage BiCMOS process
【24h】

Integration of a 200 V, 60 MHz lateral PNP transistor with emitter-base self-aligned to polysilicon into a high voltage BiCMOS process

机译:将200 V,60 MHz横向PNP晶体管与发射极-基极自对准至多晶硅,将其集成到高压BiCMOS工艺中

获取原文

摘要

A 200-V BV/sub CEO/ (breakdown voltage) lateral PNP transistor with improved frequency response over conventional designs has been designed and fabricated, utilizing only the existing layers of a BiCMOS process suitable for power integrated circuits. The self-alignment of the emitter and base implants to the edge of a polysilicon field plate provides a narrow, graded base region with a very repeatable base width. The 2.5 mu m base width provides a f/sub tau / (unity-gain frequency) value that is 40 times larger than that of conventional lateral PNPs with the same BV/sub CEO/. During layout the extended collector length is drawn only as long as is necessary to achieve the required breakdown voltage, resulting in a significant area savings, minimal collector resistance, and reduced power dissipation.
机译:已经设计和制造了一种200V BV / sub CEO /(击穿电压)横向PNP晶体管,该晶体管具有比传统设计更高的频率响应,仅利用了适用于功率集成电路的BiCMOS工艺的现有层。发射极和基极植入物到多晶硅场板边缘的自对准提供了一个狭窄的,渐变的基极区域,其基极宽度非常可重复。 2.5微米的基本宽度提供的f / sub tau /(单位增益频率)值是具有相同BV / sub CEO /的传统横向PNP的40倍。在布局期间,仅在达到所需击穿电压所需的时间范围内绘制延长的集电极长度,从而显着节省面积,减小集电极电阻并降低功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号