首页> 外文会议> >First 32-bit SPARC-based processors implemented in high-speed CMOS
【24h】

First 32-bit SPARC-based processors implemented in high-speed CMOS

机译:首款基于32位SPARC的高速CMOS处理器

获取原文

摘要

The author presents an overview of the first two implementations of Sun Microsystems's scalable processor architecture (SPARC). The first implementation, MB86900, is designed using a 20000-gate 1.3- mu m CMOS gate-array. It operates at a clock rate of 16.6 MHz and delivers an average performance of 10 integer MIPS (millions of instruction per second). The second, CY7C601, is a full custom chip designed using a 0.8- mu m CMOS process. It operates at a clock rate of 33 MHz and delivers an average performance of 20 integer MIPS. The author discusses the basic features of these processors, their similarities and differences, and the tradeoffs used in their design. He also discusses the issues of design verification, test generation, and fault simulation.
机译:作者概述了Sun Microsystems的可伸缩处理器体系结构(SPARC)的前两种实现。第一个实现MB86900是使用20000门1.3微米CMOS门阵列设计的。它的时钟速率为16.6 MHz,平均性能为10整数MIPS(每秒百万条指令)。第二个是CY7C601,是使用0.8微米CMOS工艺设计的全定制芯片。它的时钟频率为33 MHz,平均性能为20整数MIPS。作者讨论了这些处理器的基本功能,它们的异同以及在设计中使用的权衡。他还讨论了设计验证,测试生成和故障仿真的问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号