首页> 外文会议>ISCAS 2012;IEEE International Symposium on Circuits and Systems >Analysis and Design of a 14-bit SAR ADC using self-calibration DAC
【24h】

Analysis and Design of a 14-bit SAR ADC using self-calibration DAC

机译:使用自校准DAC的14位SAR ADC的分析和设计

获取原文

摘要

This paper presents the analysis of a calibration technique for high-resolution successive-approximation register analog-to-digital converter (SAR ADC) using a calibration digital-to-analog converter (DAC), which simplifies the complicated relationships among various design parameters and provides design insight that aids in parameter selection. Based on this analysis, an energy-efficient, 14-bit resolution SAR ADC is realized in a 0.18µm CMOS technology. The relationships among the following factors are analyzed in details: (1) the main DAC resolution, (2) the calibration accuracy, (3) the capacitor value to be calibrated, and (4) the parasitic capacitors. Post-layout simulation results are presented and specifically Monte Carlo (MC) shows promising result that is in agreement with the proposed calibration technique.
机译:本文介绍了一种使用校准数模转换器(DAC)的高分辨率逐次逼近寄存器模数转换器(SAR ADC)校准技术的分析方法,该方法简化了各种设计参数之间的复杂关系。提供有助于设计参数选择的设计见解。基于此分析,采用0.18µm CMOS技术实现了高效节能的14位分辨率SAR ADC。详细分析以下因素之间的关系:(1)主DAC分辨率,(2)校准精度,(3)要校准的电容器值,以及(4)寄生电容器。提出了布局后的仿真结果,特别是蒙特卡洛(MC)显示了有希望的结果,与拟议的校准技术相符。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号