首页> 外文会议>IEEE International Symposium on Circuits and Systems >Analysis and Design of a 14-bit SAR ADC using self-calibration DAC
【24h】

Analysis and Design of a 14-bit SAR ADC using self-calibration DAC

机译:使用自校准DAC的14位SAR ADC的分析与设计

获取原文

摘要

This paper presents the analysis of a calibration technique for high-resolution successive-approximation register analog-to-digital converter (SAR ADC) using a calibration digital-to-analog converter (DAC), which simplifies the complicated relationships among various design parameters and provides design insight that aids in parameter selection. Based on this analysis, an energy-efficient, 14-bit resolution SAR ADC is realized in a 0.18μm CMOS technology. The relationships among the following factors are analyzed in details: (1) the main DAC resolution, (2) the calibration accuracy, (3) the capacitor value to be calibrated, and (4) the parasitic capacitors. Post-layout simulation results are presented and specifically Monte Carlo (MC) shows promising result that is in agreement with the proposed calibration technique.
机译:本文介绍了使用校准数模转换器(DAC)的高分辨率连续近似寄存器模数转换器(SAR ADC)对高分辨率连续近似寄存器模数转换器(SAR ADC)的分析,这简化了各种设计参数之间的复杂关系提供设计洞察力,有助于参数选择。基于该分析,在0.18μm的CMOS技术中实现了节能14位分辨率SAR ADC。详细分析以下因素之间的关系:(1)主DAC分辨率,(2)校准精度,(3)要校准的电容值,和(4)寄生电容器。呈现后仿真结果呈现,特别是Monte Carlo(MC)显示了与所提出的校准技术一致的有希望的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号