首页> 外文会议>International Test Conference >FPGA Bitstream Security: A Day in the Life
【24h】

FPGA Bitstream Security: A Day in the Life

机译:FPGA比特流安全性:生命中的一天

获取原文

摘要

Security concerns for field-programmable gate array (FPGA) applications and hardware are evolving as FPGA designs grow in complexity, involve sophisticated intellectual properties (IPs), and pass through more entities in the design and implementation flow. FPGAs are now routinely found integrated into system-on-chip (SoC) platforms, cloud-based shared computing resources, and in commercial and government systems. The IPs included in FPGAs are sourced from multiple origins and passed through numerous entities (such as design house, system integrator, and users) through the lifecycle. This paper thoroughly examines the interaction of these entities from the perspective of the bitstream file responsible for the actual hardware configuration of the FPGA. Five stages of the bitstream lifecycle are introduced to analyze this interaction: 1) bitstream-generation, 2) bitstream-at-rest, 3) bitstream-loading, 4) bitstream-running, and 5) bitstream-end-of-life. Potential threats and vulnerabilities are discussed at each stage, and both vendor-offered and academic countermeasures are highlighted for a robust and comprehensive security assurance.
机译:随着FPGA设计的复杂性增加,涉及复杂的知识产权(IP)并在设计和实现流程中经过更多实体,对现场可编程门阵列(FPGA)应用程序和硬件的安全性关注也在不断发展。现在,通常可以将FPGA集成到片上系统(SoC)平台,基于云的共享计算资源以及商业和政府系统中。 FPGA中包含的IP来自多个来源,并在生命周期内通过众多实体(例如设计公司,系统集成商和用户)传递。本文从负责FPGA实际硬件配置的比特流文件的角度彻底检查了这些实体的相互作用。引入了五个阶段的比特流生命周期来分析这种相互作用:1)比特流生成,2)静态比特流,3)比特流加载,4)比特流运行以及5)比特流寿命终止。在每个阶段都讨论了潜在的威胁和漏洞,并着重强调了供应商提供的和学术对策,以提供强大而全面的安全保证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号