首页> 外文会议>International Test Conference >FPGA Bitstream Security: A Day in the Life
【24h】

FPGA Bitstream Security: A Day in the Life

机译:FPGA比特流安全:生活中的一天

获取原文

摘要

Security concerns for field-programmable gate array (FPGA) applications and hardware are evolving as FPGA designs grow in complexity, involve sophisticated intellectual properties (IPs), and pass through more entities in the design and implementation flow. FPGAs are now routinely found integrated into system-on-chip (SoC) platforms, cloud-based shared computing resources, and in commercial and government systems. The IPs included in FPGAs are sourced from multiple origins and passed through numerous entities (such as design house, system integrator, and users) through the lifecycle. This paper thoroughly examines the interaction of these entities from the perspective of the bitstream file responsible for the actual hardware configuration of the FPGA. Five stages of the bitstream lifecycle are introduced to analyze this interaction: 1) bitstream-generation, 2) bitstream-at-rest, 3) bitstream-loading, 4) bitstream-running, and 5) bitstream-end-of-life. Potential threats and vulnerabilities are discussed at each stage, and both vendor-offered and academic countermeasures are highlighted for a robust and comprehensive security assurance.
机译:现场可编程门阵列(FPGA)应用程序和硬件的安全问题正在变化,因为FPGA设计在复杂性中增长,涉及复杂的知识产权(IPS),并通过了设计和实现流程中的更多实体。现在,FPGA经常被发现集成到片上系统(SOC)平台,基于云的共享计算资源以及商业和政府系统中。 FPGA中包含的IPS来自多个起源,并通过生命周期通过多个实体(如设计房屋,系统集成商和用户)。本文从负责FPGA实际硬件配置的比特流文件的角度彻底检查了这些实体的交互。引入比特流生命周期的五个阶段来分析此交互:1)比特流 - 生成,2)位静止,3个比特流加载,4)比特流运行,5)比特流 - 寿命比特流终端。每个阶段都讨论了潜在的威胁和漏洞,并突出了供应商提供的和学术对策,以获得强大而全面的安全保证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号