首页> 外文会议>International Symposium on Computing and Networking Workshops >Towards Improving Data Transfer Efficiency for Accelerators Using Hardware Compression
【24h】

Towards Improving Data Transfer Efficiency for Accelerators Using Hardware Compression

机译:使用硬件压缩来提高加速器的数据传输效率

获取原文

摘要

The overhead of moving data is the major limiting factor in todays hardware, especially in heterogeneous systems where data needs to be transferred frequently between host and accelerator memory. With the increasing availability of hardware-based compression facilities in modern computer architectures, this paper investigates the potential of hardware-accelerated I/O Link Compression as a promising approach to reduce data volumes and transfer time, thus improving the overall efficiency of accelerators in heterogeneous systems. Our considerations are focused on On-the-Fly compression in both Single-Node and Scale-Out deployments. Based on a theoretical analysis, this paper demonstrates the feasibility of hardware-accelerated On-the-Fly I/O Link Compression for many workloads in a Scale-Out scenario, and for some even in a Single-Node scenario. These findings are confirmed in a preliminary evaluation using software-and hardware-based implementations of the 842 compression algorithm.
机译:移动数据的开销是当今硬件的主要限制因素,尤其是在异构系统中,数据需要在主机和加速器内存之间频繁传输。随着现代计算机体系结构中基于硬件的压缩工具的可用性不断提高,本文研究了硬件加速的I / O链路压缩作为减少数据量和传输时间的有希望的方法的潜力,从而提高了异构加速器的整体效率。系统。我们的考虑重点放在单节点和横向扩展部署中的即时压缩上。基于理论分析,本文证明了在横向扩展方案中甚至对于单节点方案中的许多工作负载,硬件加速的即时I / O链路压缩的可行性。这些发现在使用842压缩算法的基于软件和硬件的实现的初步评估中得到了证实。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号