首页> 外文会议>IEEE Symposium on VLSI Circuits >Half-and-Half Compare Content Addressable Memory with Charge-Sharing Based Selective Match-Line Precharge Scheme
【24h】

Half-and-Half Compare Content Addressable Memory with Charge-Sharing Based Selective Match-Line Precharge Scheme

机译:具有基于电荷共享的选择性匹配线预充电方案的一半半比较内容可寻址存储器

获取原文

摘要

In this paper, we present a half-and-half compare contents addressable memory (HHC-CAM) to reduce the dynamic power consumption as well as white space between the cell array and peripheral. In the proposed HHC-CAM, by splitting the match-line (ML), almost 99% of entries are filtered out in first half-side comparison. Thanks to the reduced ML switching capacitance, 42% lower energy delay product (EDP) is achieved compared to the conventional selective precharge approach. The proposed 16KB, 10T-NOR CAM macro, has been fabricated in a 14nm FinFET technology, and the chip measurement results show the energy consumption of 0.38fJ/search/bit (560ps search delay), which is the best EDP reported in literature.
机译:在本文中,我们提出了一半半的比较内容可寻址存储器(HHC-CAM),以减少动态功耗以及单元阵列与外围设备之间的空白。在提出的HHC-CAM中,通过分割匹配线(ML),在上半部比较中几乎滤除了99%的条目。由于减少了ML开关电容,因此与传统的选择性预充电方法相比,其能量延迟积(EDP)降低了42%。拟议中的16KB,10T-NOR CAM宏是在14nm FinFET技术中制造的,芯片测量结果显示能耗为0.38fJ / search / bit(搜索延迟为560ps),这是文献中报道的最佳EDP。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号