首页> 外文会议>IEEE Nordic Circuits and Systems Conference;International Symposium of System-on-Chip;NORCHIP Conference >A Row-Column Accessed Dynamic Element Matching DAC Architecture for SAR ADCs
【24h】

A Row-Column Accessed Dynamic Element Matching DAC Architecture for SAR ADCs

机译:用于SAR ADC的行列访问动态元素匹配DAC架构

获取原文

摘要

Capacitor mismatch in high resolution Successive Approximation Register (SAR) Analog to Digital Converters (ADCs) causes non-linearity effects that reduce the Spurious-Free Dynamic Range (SFDR). This paper presents a novel dynamic element matching (DEM) technique aiming at enhancing the SFDR of SAR ADCs. The high resolution capacitive Digital to Analog Converter (DAC) array is considered as a squarematrix where cells are switched on and off according to row and column bit lines. The number of signals to control and scramble is then highly reduced, enabling high speed operation as well. The proposed architecture has been implemented on 10 and 12-bit SAR ADC models in Matlab in order to highlight its performances. Considering a standard deviation of σ = 1.5% for the unit capacitance, this architecture enables to correct the SFDR by more than 10dB in high distortion cases, while allowing high speed operation.
机译:高分辨率逐次逼近寄存器(SAR)模数转换器(ADC)中的电容器失配会导致非线性效应,从而减小无杂散动态范围(SFDR)。本文提出了一种新颖的动态元素匹配(DEM)技术,旨在增强SAR ADC的SFDR。高分辨率电容式数模转换器(DAC)阵列被视为一个方形矩阵,其中,根据行和列位线来打开和关闭单元。这样就大大减少了要控制和加扰的信号数量,也使高速操作成为可能。为了突出其性能,已在Matlab的10位和12位SAR ADC模型上实现了所建议的体系结构。考虑到单位电容的标准偏差为σ= 1.5%,该架构能够在高失真情况下将SFDR校正超过10dB,同时允许高速工作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号