首页> 外文会议>IEEE International Symposium on Circuits and Systems;ISCAS 2009 >An ultra-low-power 10-Bit 100-kS/s successive-approximation analog-to-digital converter
【24h】

An ultra-low-power 10-Bit 100-kS/s successive-approximation analog-to-digital converter

机译:超低功耗10位100kS / s逐次逼近模数转换器

获取原文

摘要

Successive-approximation analog-to-digital converters (SA-ADCs) have recently been widely used for moderate-speed moderate-resolution applications where power consumption is of major concern. In this paper, several techniques are proposed to further reduce the power consumption of an SA-ADC. These solutions include a splitsegmented architecture for the capacitor-based digital-to-analog converter (DAC), a modified switching scheme for the DAC, and employing a smaller supply voltage for the comparator and the successive-approximation register while using a new power efficient digital level converter. Spectre simulation results of a single-ended 10-bit 100kS/s SA-ADC in a 0.13-mum CMOS technology employing the proposed techniques show that the ADC (excluding reference buffers) consumes less than 1 muW of power while offering an effective number of bits of 9.2.
机译:逐次逼近模数转换器(SA-ADC)最近已广泛用于功耗非常受关注的中速中分辨率应用。本文提出了几种技术来进一步降低SA-ADC的功耗。这些解决方案包括用于基于电容器的数模转换器(DAC)的分段结构,针对DAC的改进开关方案,为比较器和逐次逼近寄存器采用较小的电源电压,同时采用了新的节能技术。数字电平转换器。采用建议的技术,采用0.13微米CMOS技术的单端10位100kS / s SA-ADC的频谱仿真结果表明,ADC(不包括参考缓冲器)消耗的功率不到1μW,同时提供了有效数量的ADC。 9.2位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号