首页> 外文会议>IEEE International Conference on Advanced Manufacturing >ESD-Immunity Influence of 60-V pLDMOS by Vertical Floating Polysilicons on the Drain-side STI
【24h】

ESD-Immunity Influence of 60-V pLDMOS by Vertical Floating Polysilicons on the Drain-side STI

机译:垂直浮动多晶硅对60V pLDMOS的ESD干扰对漏极侧STI的影响

获取原文

摘要

In this paper, the area effect of floating polysilicons above the drain-side STI on ESD robustness of high voltage components is studied by 0.25-μm 60-V p-channel LDMOS devices. In general, near the gate and drain-side STI regions have high lateral electric-field peaks. Therefore, some floating polysilicon islands above this STI region can be used to reduce the electric-field peak (to increase the breakdown voltage), and then to evaluate its ability of ESD improvement. There are five kinds of width modulation by the vertical arrangement. From the experimental data, the breakdown voltage of pLDMOSs will increase slightly after embedding these vertical floating polysilicon, the trigger voltage will gradually increase by 0~2V with increasing the floating polysilicon width. Meanwhile, comparing with the reference device (It2= 0.758 A), the highest secondary breakdown-current (It2) can be upgraded to 1.042 A and increased about 38%.
机译:本文通过0.25μm60V p沟道LDMOS器件研究了漏极侧STI上方的浮动多晶硅对高压组件ESD鲁棒性的影响。通常,在栅极和漏极侧STI区域附近具有高的横向电场峰值。因此,该STI区域上方的一些浮动多晶硅岛可用于减小电场峰值(增加击穿电压),然后评估其ESD改善能力。垂直排列有五种宽度调制。从实验数据看,pLDMOS埋置这些垂直浮置多晶硅后,其击穿电压将略有增加,随着浮置多晶硅宽度的增加,触发电压将逐渐增加0〜2V。同时,与参考器件(It2 = 0.758 A)相比,最高的二次击穿电流(It2)可以升级至1.042 A,并增加约38%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号