首页> 外文会议>Euro-Par 2006 Parallel Processing; Lecture Notes in Computer Science; 4128 >Design and Effectiveness of Small-Sized Decoupled Dispatch Queues
【24h】

Design and Effectiveness of Small-Sized Decoupled Dispatch Queues

机译:小型解耦调度队列的设计与有效性

获取原文
获取原文并翻译 | 示例

摘要

Continuing demands for high degrees of Instruction Level Parallelism (ILP) require large dispatch queues in modern superscalar microprocessors. However, such large queues are inevitably accompanied by high circuit complexity which correspondingly limits the pipeline clock rates. This is due to the fact that most of today's designs are based upon a centralized dispatch queue which depends on globally broadcasting operations to wake up and select the ready instructions. As an alternative to this conventional design, we propose the design of hierarchically distributed dispatch queues, based on the access/execute decoupled architecture model. Simulation results based on 14 data intensive benchmarks show that our DDQ (Decoupled Dispatch Queues) design achieves performance comparable to a superscalar machine with a large dispatch queue. We also show that our DDQ can be designed with small-sized, distributed dispatch queues which consequently can be implemented with low hardware complexity and high clock rates.
机译:对高水平指令级并行性(ILP)的持续需求要求现代超标量微处理器中的大型调度队列。然而,这样的大队列不可避免地伴随着高电路复杂性,这相应地限制了流水线时钟速率。这是由于这样的事实,即当今的大多数设计都基于集中调度队列,该调度队列依赖于全局广播操作来唤醒和选择就绪指令。作为此常规设计的替代方法,我们提出了基于访问/执行解耦架构模型的分层分布的调度队列设计。基于14个数据密集型基准测试的仿真结果表明,我们的DDQ(解耦调度队列)设计可实现与具有大调度队列的超标量机器相当的性能。我们还表明,我们的DDQ可以使用小型分布式调度队列进行设计,因此可以以较低的硬件复杂度和较高的时钟速率实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号