首页> 外文会议>ECTC 2010;Electronic Components and Technology Conference >Integrated process for defect-free copper plating and chemical-mechanical polishing of through-silicon vias for 3D interconnects
【24h】

Integrated process for defect-free copper plating and chemical-mechanical polishing of through-silicon vias for 3D interconnects

机译:用于3D互连的无缺陷铜电镀和化学硅抛光通孔的集成工艺

获取原文

摘要

The fabrication of through-silicon vias (TSVs) is a major component in the development of three-dimensional (3D) integration technology and advanced 3D packaging approaches. The large diameter and length of TSVs, as compared to traditional interconnects, create some unique process challenges. Via plating and chemical-mechanical polishing (CMP) processes used in standard copper interconnect technology are generally not suitable for TSV fabrication. Therefore, efforts are being made to develop such processes specifically for TSV technology. This paper will describe the development of a void-free Cu electroplating process for TSV filling, along with CMP processing to remove the overburden layer and expose the Cu-filled vias for subsequent metallization. The focus of the paper will be the integration of the TSV plating and CMP processes, with discussion regarding observed integration challenges and their solutions. First, a Cu electroplating process was developed for defect-free, bottom-up filling of silicon vias from 20–200µm in diameter and 150–375µm deep, with aspect ratios from 1:1 to 8:1. Next, CMP tests were conducted using Cu-filled silicon vias of 50µm diameter and 150µm depth, designed for use in a MEMS wafer-level packaging application. These tests indicated that plating nonuniformity and Cu mound defects over filled vias caused significant CMP process issues. The plating process was then modified to eliminate these problems in the Cu films, resulting in improved CMP uniformity and reduced polishing time.
机译:硅通孔(TSV)的制造是三维(3D)集成技术和高级3D封装方法开发的主要组成部分。与传统互连相比,TSV的大直径和长长度带来了一些独特的工艺挑战。标准铜互连技术中使用的通孔电镀和化学机械抛光(CMP)工艺通常不适合TSV制造。因此,正在努力开发专门用于TSV技术的此类工艺。本文将描述用于TSV填充的无孔Cu电镀工艺的发展,以及CMP处理以去除覆盖层并暴露出Cu填充通孔以进行后续金属化的过程。本文的重点将是TSV电镀和CMP工艺的集成,并讨论有关观察到的集成挑战及其解决方案。首先,开发了一种铜电镀工艺,用于直径20-200µm和深度150-375µm的硅通孔的无缺陷,自底向上填充,纵横比从1:1到8:1。接下来,使用直径为50μm,深度为150μm的填充铜的硅通孔进行CMP测试,该通孔设计用于MEMS晶圆级封装应用。这些测试表明,填充过孔中的镀层不均匀性和铜堆缺陷会导致严重的CMP工艺问题。然后修改电镀工艺以消除Cu膜中的这些问题,从而提高CMP均匀性并减少抛光时间。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号