首页> 外文会议>Design-Process-Technology Co-optimization for Manufacturability X >Structural Design, Layout Analysis and Routing Strategy for Constructing IC Standard Cells Using Emerging 3D Vertical MOSFETs
【24h】

Structural Design, Layout Analysis and Routing Strategy for Constructing IC Standard Cells Using Emerging 3D Vertical MOSFETs

机译:使用新兴的3D垂直MOSFET构建IC标准单元的结构设计,布局分析和布线策略

获取原文
获取原文并翻译 | 示例

摘要

As optical lithography and conventional transistor structures are approaching their physical limits, 3D vertical MOSFETs such as gate-all-around (GAA) nanowire MOSFETs and double-surrounding-gate (DSG) MOSFETs are two promising device candidates for post-FinFET logic scaling owing to their superior gate control and scaling potential. However, source, drain and gate of vertical GAA and DSG MOSFETs are located in different physical layers. Consequently, structural design of IC devices/circuits, layout arrangement and routing strategy for high-density vertical nanowires/interconnects are non-trivial challenges. In this paper, we first compare the device behavior of GAA and DSG MOSFETs. After that, the critical issues for constructing standard cells using 3D vertical GAA and DSG MOSFETs are discussed. We redesign the standard cells in NangateOpenCellLibrary for 5-nm node using these new device structures. Layout experimental results verify the functionality of the proposed standard-cell-layout design approach.
机译:随着光学光刻和传统晶体管结构接近其物理极限,3D垂直MOSFET(例如全栅(GAA)纳米线MOSFET和双环绕栅(DSG)MOSFET)成为后FinFET逻辑缩放的两个有希望的器件候选发挥出众的栅极控制和缩放潜力。但是,垂直GAA和DSG MOSFET的源极,漏极和栅极位于不同的物理层中。因此,用于高密度垂直纳米线/互连的IC器件/电路的结构设计,布局安排和布线策略是一项不小的挑战。在本文中,我们首先比较了GAA和DSG MOSFET的器件性能。之后,讨论了使用3D垂直GAA和DSG MOSFET构建标准单元的关键问题。我们使用这些新的设备结构在NangateOpenCellLibrary中为5 nm节点重新设计了标准单元。布局实验结果验证了所提出的标准单元布局设计方法的功能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号