首页> 外文会议>Design and Diagnostics of Electronic Circuits amp; Systems (DDECS), 2012 IEEE 15th International Symposium on >Online self-checking and correction for crosstalk-induced timing errors on VLSI interconnects
【24h】

Online self-checking and correction for crosstalk-induced timing errors on VLSI interconnects

机译:在线自检和纠正串扰引起的VLSI互连上的时序错误

获取原文
获取原文并翻译 | 示例

摘要

In this paper, a two-phase study was accomplished to explore the error identification and classification in terms of designing a self-check and correction circuit for crosstalk timing errors. A signature fault model (SFM) was firstly derived from an error space and a logical signature model (LSM) to recovery crosstalk timing errors such as glitch, delay, and speedup. Second, a transistor-level error detector, called crosstalk- error self-repairer (CESR), was designed to simplify the proposed SFM model. The proposed circuit has the capability of online error detection, correction, and error tolerant to obtain more reliable on-chip communication. In addition, the experimental results had been conducted thoroughly to demonstrate the effectiveness of our proposed work.
机译:本文设计了一个两阶段的研究,从设计串扰时序误差的自检和校正电路的角度来探讨误差的识别和分类。首先从错误空间和逻辑签名模型(LSM)导出签名故障模型(SFM),以恢复串扰时序错误,例如毛刺,延迟和加速。其次,设计了一个晶体管级错误检测器,称为串扰错误自修复器(CESR),以简化建议的SFM模型。所提出的电路具有在线错误检测,纠正和容错能力,以获得更可靠的片上通信。此外,实验结果已经进行了彻底证明了我们提出的工作的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号