首页> 外文会议>Design, Automation & Test in Europe Conference & Exhibition;DATE '09 >Single ended 6T SRAM with isolated read-port for low-power embedded systems
【24h】

Single ended 6T SRAM with isolated read-port for low-power embedded systems

机译:具有隔离读端口的单端6T SRAM,适用于低功耗嵌入式系统

获取原文

摘要

and low-power embedded applications. The proposed bitcell has a better static noise margin (SNM) and write-ability compared to a standard 6T bitcell and equivalent to an 8T bitcell [1]. An 8Kbit SRAM module with the proposed and standard 6T bitcells is simulated, including full blown parasitics using BPTM, 65 nm CMOS technology node to evaluate and compare different performance parameters. The active power dissipation in the proposed 6T design is 28% and 25% less, compared to standard 6T and 8T SRAM modules respectively.
机译:和低功耗嵌入式应用。与标准的6T位单元相比,与8T位单元等效[1],提出的位单元具有更好的静态噪声容限(SNM)和可写性。模拟了具有建议的和标准的6T位单元的8Kbit SRAM模块,包括使用BPTM和65 nm CMOS技术节点的完全寄生寄生效应,以评估和比较不同的性能参数。与标准的6T和8T SRAM模块相比,建议的6T设计中的有功功耗分别降低了28%和25%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号