首页> 外文会议>Architecture of Computing Systems - ARCS 2011 >A Dynamic Instruction Scratchpad Memory for Embedded Processors Managed by Hardware
【24h】

A Dynamic Instruction Scratchpad Memory for Embedded Processors Managed by Hardware

机译:用于由硬件管理的嵌入式处理器的动态指令暂存器

获取原文
获取原文并翻译 | 示例

摘要

This paper proposes a hardware managed instruction scratchpad on the granularity of functions which is designed for realtime systems. It guarantees that every instruction will be fetched from the local, fast and timing predictable scratchpad memory. Thus, a predictable behavior is reached that eases a precise timing analysis of the system. We estimate the hardware resources required to implement the dynamic instruction scratchpad for an FPGA. An evaluation quantifies the impact of our scratchpad on average case performance. It shows that the dynamic instruction scratchpad compared to standard instruction memories has a reasonable performance - while providing predictable behavior and easing timing analysis.
机译:本文针对实时系统的功能粒度提出了一种硬件管理的指令暂存器。它保证了将从本地,快速且定时可预测的暂存器中提取每条指令。因此,达到了可预测的行为,简化了系统的精确时序分析。我们估算了实现FPGA动态指令暂存器所需的硬件资源。评估评估了便签本对平均外壳性能的影响。它表明,与标准指令存储器相比,动态指令暂存器具有合理的性能-同时提供了可预测的行为并简化了时序分析。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号