首页> 外文会议>Annual pan pacific microelectronics symposium >A study on multi-chip package technology - dual chip in TSOP II 54L package
【24h】

A study on multi-chip package technology - dual chip in TSOP II 54L package

机译:多芯片封装技术研究-TSOP II 54L封装中的双芯片

获取原文

摘要

For the purpose of increasing the integrated density of electronic system, the multi-chip packaging (MCP) technology has become important and popular (1). Toward the specific application, there are a variety of commercialized proprietary MCP models in the market. This paper describes the MCP technology for extending the capacity of the memory application from 64Mb Synchronized Dynamic Random Access Memory (SDRAM) to 128 Mb SDRAM assembled in the TSOP-II 54L package. The package design concept and mold- flow modeling are summarized with the manufacturing process flow of the package. Two chips are bonded in this package in parallel rather than stacked together with a BT substrate as the interposer for electrically interconnecting the signals among the chips and the outer I/O pins. In addition to the new processes for substrate handling, the modification of process parameters is negligible against to current TSOP II 54L processing flow.
机译:为了提高电子系统的集成密度,多芯片封装(MCP)技术已经变得重要和流行(1)。针对特定应用,市场上有各种商业化的专有MCP模型。本文介绍了用于将存储应用程序的容量从64Mb同步动态随机存取存储器(SDRAM)扩展到TSOP-II 54L封装中组装的128 Mb SDRAM的MCP技术。包装设计概念和模具流动模型与包装的制造流程一起进行了总结。在该封装中,两个芯片是并联连接的,而不是与BT基板堆叠在一起,作为插入器,用于在芯片和外部I / O引脚之间电互连信号。除了用于基板处理的新工艺之外,相对于当前的TSOP II 54L工艺流程,工艺参数的修改可以忽略不计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号