首页> 外文会议>Advances in Visual Computing pt.2; Lecture Notes in Computer Science; 4292 >An Efficient Hardware Architecture for Full-Search Variable Block Size Motion Estimation in H.264/AVC
【24h】

An Efficient Hardware Architecture for Full-Search Variable Block Size Motion Estimation in H.264/AVC

机译:用于H.264 / AVC的全搜索可变块大小运动估计的高效硬件体系结构

获取原文
获取原文并翻译 | 示例

摘要

In this paper, we propose a high speed hardware architecture for the implementation of full-search variable block size motion estimation (VBSME) suitable for high quality video compression. In the high-quality video with large frame size and search range, the memory bandwidth is mainly responsible for throughput limitations and power consumption in VBSME. The proposed architecture is designed for reducing the memory bandwidth by adopting "meander"-like scan for a high overlapped data of the search area and using on-chip memory to reuse the overlapped data. We can reuse the previous candidate block of 94% to the current one and save about 23% memory access cycles in a search range of [-16, +15]. The architecture has been prototyped in Verilog HDL, simulated by ModelSim and synthesized by Synopsys Design Compiler with Samsung 0.18um standard cell library. Under a clock frequency of 51MHz, The simulation result shows that the architecture can achieve the real-time processing of 720x576 picture size at 30fps with the search range of [-16~+15].
机译:在本文中,我们提出了一种高速硬件体系结构,用于实现适用于高质量视频压缩的全搜索可变块大小运动估计(VBSME)。在具有大帧尺寸和搜索范围的高质量视频中,内存带宽主要是造成VBSME吞吐量限制和功耗的原因。所提出的体系结构被设计为通过对搜索区域的高重叠数据采用“类似弯道式”扫描并使用片上存储器重用重叠数据来减少存储器带宽。我们可以将先前的94%的候选块重用为当前的候选块,并在[-16,+15]的搜索范围内节省大约23%的内存访问周期。该架构已在Verilog HDL中原型化,由ModelSim模拟,并由Synopsys Design Compiler与Samsung 0.18um标准单元库合成。仿真结果表明,在51MHz的时钟频率下,该结构可以在[-16〜+ 15]的搜索范围内实现30fps的720x576图像尺寸的实时处理。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号