首页> 外文会议>ACM/SIGDA international symposium on field programmable gate arrays >Leveraging Latency-lnsensitivity to Ease Multiple FPGA Design
【24h】

Leveraging Latency-lnsensitivity to Ease Multiple FPGA Design

机译:利用延迟不敏感简化多个FPGA设计

获取原文

摘要

Traditionally, hardware designs partitioned across multiple FPGAs have had low performance due to the inefficiency of maintaining cycle-by-cycle timing among discrete FPGAs. In this paper, we present a mechanism by which complex designs may be efficiently and automatically partitioned among multiple FPGAs using explicitly programmed latency-insensitive links. We describe the automatic synthesis of an area efficient, high performance network for routing these inter-FPGA links. By mapping a diverse set of large research prototypes onto a multiple FPGA platform, we demonstrate that our tool obtains significant gains in design feasibility, compilation time, and even wall-clock performance.
机译:传统上,由于在离散FPGA之间保持逐周期时序的效率低下,因此划分在多个FPGA上的硬件设计的性能很低。在本文中,我们提出了一种机制,通过该机制,可以使用显式编程的对延迟不敏感的链接在多个FPGA之间高效,自动地划分复杂的设计。我们描述了用于路由这些FPGA间链接的区域高效,高性能网络的自动综合。通过将各种各样的大型研究原型映射到多个FPGA平台上,我们证明了我们的工具在设计可行性,编译时间乃至挂钟性能方面均获得了重大收益。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号