首页> 外文会议>The 24th IEEE International Symposium on Field-Programmable Custom Computing Machines >KAPow: A System Identification Approach to Online Per-Module Power Estimation in FPGA Designs
【24h】

KAPow: A System Identification Approach to Online Per-Module Power Estimation in FPGA Designs

机译:KAPow:FPGA设计中在线按模块功耗估计的系统识别方法

获取原文
获取原文并翻译 | 示例

摘要

In a modern FPGA system-on-chip design, it is often insufficient to simply assess the total power consumption of the entire circuit by design-time estimation or runtime power rail measurement. Instead, to make better runtime decisions, it is desirable to understand the power consumed by each individual module in the system. In this work, we combine board-level power measurements with register-level activity counting to build an online model that produces a breakdown of power consumption within the design. Online model refinement avoids the need for a time-consuming characterisation stage and also allows the model to track long-term changes to operating conditions. Our flow is named KAPow, a (loose) acronym for 'K'ounting Activity for Power estimation, which we show to be accurate, with per-module power estimates as close to ±5mW of true measurements, and to have low overheads. We also demonstrate an application example in which a per-module power breakdown can be used to determine an efficient mapping of tasks to modules and reduce system-wide power consumption by over 8%.
机译:在现代FPGA片上系统设计中,仅通过设计时估计或运行时电源轨测量来简单地评估整个电路的总功耗通常是不够的。相反,为了做出更好的运行时决策,希望了解系统中每个单独模块的功耗。在这项工作中,我们将板级功耗测量与寄存器级活动计数相结合,以建立在线模型,该模型可产生设计中功耗的细分。在线模型优化避免了耗时的表征阶段,并且还允许模型跟踪操作条件的长期变化。我们的流程名为KAPow,是“ K”表示功率估算活动的(宽松)首字母缩写,我们证明它是准确的,每个模块的功率估算接近真实测量值的±5mW,并且开销很低。我们还演示了一个应用示例,其中可以使用每个模块的电源故障来确定任务到模块的有效映射,并将系统范围的功耗降低8%以上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号