...
首页> 外文期刊>Journal of circuits, systems and computers >Fast and Accurate System-Level Power Estimation Model for FPGA-Based Designs
【24h】

Fast and Accurate System-Level Power Estimation Model for FPGA-Based Designs

机译:基于FPGA的设计的快速,准确的系统级功耗估计模型

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we present an efficient and fast system-level power estimation model for the FPGA-based designs. To estimate the dynamic power early, first time, LLVM IR code analysis is employed at the C-level designs and then the neural network-based estimation model is built from the information obtained from this high-level profiling. The model accuracy is validated through designs of heterogeneous domains from the CHStone and MachSuite benchmarks. An insignificant relative error of 0.21-3.6% is observed for the analyzed benchmark designs with the exceptional increase in the estimation speed by 63 times of magnitude as compared to the Xilinx Vivado Design Suite. Moreover, the model eliminates the need for synthesis-based exploration. In addition, the effectiveness of proposed approach is also verified through a comparison with the other reported works.
机译:在本文中,我们为基于FPGA的设计提出了一种高效,快速的系统级功耗估计模型。为了尽早估算动态功率,第一次在C级设计中使用LLVM IR代码分析,然后根据从此高级配置文件中获得的信息构建基于神经网络的估算模型。通过根据CHStone和MachSuite基准测试设计的异构域,可以验证模型的准确性。与Xilinx Vivado设计套件相比,分析基准测试设计观察到的相对误差微不足道,为0.21-3.6%,估计速度显着提高了63倍。此外,该模型消除了对基于综合的探索的需求。此外,通过与其他报告的作品进行比较,也验证了所提出方法的有效性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号