【24h】

SIC pair generation in near-optimal time with carry-look ahead adders

机译:带有进位前瞻加法器的SIC对生成时间接近最佳时间

获取原文
获取原文并翻译 | 示例

摘要

Single Input Change (SIC) pairs, are pairs of patterns where exactly one bit flips between the two patterns of the pair and are valuable for the detection of robustly detectable stuck-open and delay faults. Therefore, the on-chip generation of SIC pairs has gained attention from a number of researchers. Previous schemes targeting the generation of SIC pairs utilizing adders affect the critical path of the adder, altering the timing characteristics of the circuit. In this paper a novel SIC pair generator is presented, based on a carry-look ahead adder. The proposed scheme imposes no intervention on the critical path of the adder, therefore its timing characteristics are not affected.
机译:单输入更改(SIC)对是一对模式,其中一对模式之间恰好发生一位翻转,对于检测鲁棒可检测的开路和延迟故障非常有用。因此,片上SIC对的产生已引起许多研究人员的关注。先前针对利用加法器生成SIC对的方案,会影响加法器的关键路径,从而改变电路的时序特性。在本文中,提出了一种新颖的SIC对生成器,它基于一个提前进位加法器。所提出的方案不对加法器的关键路径施加任何干预,因此其定时特性不受影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号