首页> 外文会议>2013 IEEE International Conference on Control, Automation, Robotics and Embedded Systems >Low power latched comparator based second order sigma delta modulator (SDM)
【24h】

Low power latched comparator based second order sigma delta modulator (SDM)

机译:基于低功耗锁存比较器的二阶Σ-Δ调制器(SDM)

获取原文
获取原文并翻译 | 示例

摘要

This paper presents the design of ±1.2V single bit second order continuous time (CT) SDM for audio application. The architecture uses low power latched comparator which consist of three stages i.e. preamplifier, kick back removal and latch circuit. Preamplifier dissipates less power and enhances the performance of SDM even at low voltage supply. Latch works as comparator and operates on two non overlapping phases which decides the sampling frequency and subsequently oversampling ratio (OSR) of the SDM modulator. Moreover preamplifier based latched comparator removes the need of D flip-flop which is previously used in conventional architecture resulting in less chip area. The proposed work also uses composite cascode operational amplifier (CCOA) for the design of active RC loop filter. In proposed work the comparator dissipates 80 µW power, which is designed using 180nm CMOS technology at ±1.2V power supply. The design achieves an OSR of 64 which corresponds to signal to noise ratio (SNR) improvement of 21 dB over the Nyquist converters. The proposed modulator achieves 80.75 dB SNDR with 25 kHz input signal.
机译:本文介绍了用于音频应用的±1.2V单位二阶连续时间(CT)SDM的设计。该体系结构使用低功率锁存比较器,它由三级组成,即前置放大器,反冲消除和锁存电路。前置放大器消耗的功率更少,即使在低压电源下也能提高SDM的性能。锁存器用作比较器,并在两个不重叠的相位上工作,这两个相位决定了采样频率以及随后的SDM调制器的过采样率(OSR)。此外,基于前置放大器的锁存比较器消除了D触发器的需要,而D触发器先前已在常规架构中使用,从而导致了较小的芯片面积。拟议的工作还使用复合共源共栅运算放大器(CCOA)来设计有源RC环路滤波器。在拟议的工作中,比较器耗散80 µW的功率,该功耗是采用180nm CMOS技术设计的,电源电压为±1.2V。该设计的OSR为64,与Nyquist转换器相比,信噪比(SNR)提高了21 dB。拟议的调制器以25 kHz输入信号实现80.75 dB SNDR。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号