首页> 外文期刊>Analog Integrated Circuits and Signal Processing >A low-power sigma-delta modulator for wireless communication receivers using adaptive biasing circuitry and cascaded comparator scheme
【24h】

A low-power sigma-delta modulator for wireless communication receivers using adaptive biasing circuitry and cascaded comparator scheme

机译:使用自适应偏置电路和级联比较器方案的用于无线通信接收机的低功耗sigma-delta调制器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper represents the low-power signal-delta (ΣΔ) modulator for wireless communication receiver applications. The 2nd-order modulator has a single-loop structure with 11 quantization levels. An adaptive biasing scheme of the operational amplifier and cascaded comparator scheme are proposed in order to save the power consumption. The DAC with three-level references including the analog ground voltage can make the modulator be implemented with half of the input capacitances without degradation of linearity characteristics with the help of dynamic element matching technique. Peak SNR values of 74 dB and 68 dB are achieved with the input bandwidths of 615 kHz and 1.92 MHz for CDMA-2000 and WCDMA applications, respectively. The modulator is fabricated in a 0.13-μm standard digital CMOS technology and dissipates 4.3 mA for a single supply voltage of 2.8 V.
机译:本文介绍了用于无线通信接收器应用的低功率信号增量(ΣΔ)调制器。二阶调制器具有11个量化级的单环结构。提出了一种运算放大器的自适应偏置方案和级联比较器方案,以节省功耗。具有三电平基准(包括模拟地电压)的DAC可以借助动态元件匹配技术,以一半的输入电容实现调制器,而不会降低线性特性。在CDMA-2000和WCDMA应用中,输入带宽分别为615 kHz和1.92 MHz时,SNR峰值达到74 dB和68 dB。该调制器采用0.13-μm标准数字CMOS技术制造,对于2.8 V的单电源电压,耗散4.3 mA。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号