首页> 外文会议>2012 IEEE 14th Electronics Packaging Technology Conference >Development of a single step via tapering etch process using deep reactive ion etching with low sidewall roughness for through-silicon via applications
【24h】

Development of a single step via tapering etch process using deep reactive ion etching with low sidewall roughness for through-silicon via applications

机译:通过采用低侧壁粗糙度的深反应性离子刻蚀技术,逐步开发出锥孔刻蚀工艺,用于硅通孔应用

获取原文
获取原文并翻译 | 示例

摘要

This paper discusses the importance of having a tapered via in TSV integration processes and the various ways currently used to achieve it. In addition, a novel way of creating this tapered via with single step Deep Reactive Ion Etching (DRIE) process to achieve it is also presented.
机译:本文讨论了在TSV集成工艺中使用锥形通孔的重要性以及目前用于实现锥形通孔的各种方法。此外,还提出了一种通过单步深反应离子刻蚀(DRIE)工艺来创建此锥形通孔的新颖方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号