首页> 外文会议>15th annual conference of IEEE Industrial Electronics Society >Design and FPGA implementation of high-speed square-root-raised-cosine FIR filters
【24h】

Design and FPGA implementation of high-speed square-root-raised-cosine FIR filters

机译:高速平方根升余弦FIR滤波器的设计和FPGA实现

获取原文
获取原文并翻译 | 示例

摘要

A series of square-root-raised-cosine (SRRC) FIR filter with CSD coefficients were designed according to the local search algorithm based upon minimax error criteria. The simulation results of a baseband system show that two 13-tap SRRC FIR filters with a roll-off factor 0.6 only introduced about 6% peak distortion in the eye pattern. A bit-level pipeline architecture was used to realize the high sampling rate FIR filter. An additional tap with fixed input of 10 was added to the final stage of the filter to avoid carry ripple. Consequently, the critical path consists of only a single one-bit full adder and a pipeline register. The filter was implemented in an altera's FPGA: EP20K60EFC144-1 and the timing analyses results show that the sampling rate could be over 200 MHz.
机译:根据基于最小最大误差准则的局部搜索算法,设计了一系列具有CSD系数的平方根升余弦(SRRC)FIR滤波器。基带系统的仿真结果表明,两个滚降系数为0.6的13抽头SRRC FIR滤波器仅在眼图中引入了大约6%的峰值失真。使用位级管线架构来实现高采样率FIR滤波器。在滤波器的末级增加了一个固定输入为10的附加抽头,以避免进位纹波。因此,关键路径仅由单个一位全加器和流水线寄存器组成。该滤波器是在Altera的FPGA:EP20K60EFC144-1中实现的,时序分析结果表明采样率可能超过200 MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号