首页> 外文期刊>Journal of Circuits, Systems, and Computers >A MODIFIED FREQUENCY-RESPONSE MASKING STRUCTURE FOR HIGH-SPEED FPGA IMPLEMENTATION OF SHARP FIR FILTERS
【24h】

A MODIFIED FREQUENCY-RESPONSE MASKING STRUCTURE FOR HIGH-SPEED FPGA IMPLEMENTATION OF SHARP FIR FILTERS

机译:夏普滤波器的高速FPGA实现的改进型频率响应制作结构

获取原文
获取原文并翻译 | 示例
       

摘要

This paper presents the design and implementation of high-speed, multiplierless, arbitrary bandwidth sharp FIR filters based on frequency-response masking (FRM) technique. The FRM filter structure has been modified to improve the throughput rate by replacing long band-edge shaping filter in the original FRM approach with two to three cascaded short filters. The proposed structure is suitable for FPGA as well as VLSI implementation for sharp digital FIR filters. It is shown by an example that a near 200-tap equivalent Remez FIR filter can be implemented in a single Xilinx XC4044XLA device that operates at sampling frequency of 5.5 MHz.
机译:本文介绍了基于频率响应屏蔽(FRM)技术的高速,无乘法器,任意带宽的尖锐FIR滤波器的设计和实现。已对FRM滤波器结构进行了修改,以通过用两到三个级联的短滤波器替换原始FRM方法中的长带边整形滤波器来提高吞吐率。所提出的结构适用于FPGA以及用于清晰数字FIR滤波器的VLSI实现。通过示例显示,可以在以5.5 MHz采样频率工作的单个Xilinx XC4044XLA器件中实现接近200抽头的等效Remez FIR滤波器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号