首页> 外国专利> Threshold voltage setting with boosting read scheme

Threshold voltage setting with boosting read scheme

机译:具有升压读取方案的阈值电压设置

摘要

Methods for reducing read disturb using NAND strings with poly-silicon channels and p-type doped source lines are described. During a boosted read operation for a selected memory cell transistor in a NAND string, a back-gate bias or bit line voltage may be applied to a bit line connected to the NAND string and a source line voltage greater than the bit line voltage may be applied to a source line connected to the NAND string; with these bias conditions, electrons may be injected from the bit line and annihilated in the source line during the read operation. To avoid leakage currents through NAND strings in non-selected memory blocks, the threshold voltages of source-side select gate transistors of the NAND strings may be set to a negative threshold voltage that has an absolute voltage value greater than the source line voltage applied during the read operation.
机译:描述了使用具有多晶硅通道的NAND串和P型掺杂源极线来减少读取干扰的方法。在NAND串中的所选存储单元晶体管的升高读取操作期间,可以将背栅偏置或位线电压施加到连接到NAND串的位线,并且可以是比特线电压的源极线电压应用于连接到NAND字符串的源线;利用这些偏压条件,可以在读取操作期间从位线注入位线并在源极线中湮灭。为了避免未选择的存储器块中的NAND字符串泄漏电流,NAND串的源侧选择栅极晶体管的阈值电压可以被设置为负阈值电压,其绝对电压值大于所施加的源极线电压读操作。

著录项

  • 公开/公告号US11004518B2

    专利类型

  • 公开/公告日2021-05-11

    原文格式PDF

  • 申请/专利权人 SANDISK TECHNOLOGIES LLC;

    申请/专利号US201916456045

  • 申请日2019-06-28

  • 分类号G11C16/26;G11C16/04;G11C16/24;H01L27/11524;H01L27/1157;G11C16/34;G11C11/56;H01L27/11565;H01L27/11556;H01L27/11582;H01L27/11519;

  • 国家 US

  • 入库时间 2022-08-24 18:37:47

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号