首页> 外国专利> Flying and twisted bit line architecture for dual-port static random-access memory (DP SRAM)

Flying and twisted bit line architecture for dual-port static random-access memory (DP SRAM)

机译:用于双端口静态随机存取存储器的飞行和扭曲位线架构(DP SRAM)

摘要

A bit line architecture for dual-port static random-access memory (DP SRAM) is provided. An array of memory cells is arranged in rows and columns, and comprises a first subarray and a second subarray. A first pair of complementary bit lines (CBLs) extends along a column, from a first side of the array, and terminates between the first and second subarrays. A second pair of CBLs extends from the first side of the array, along the column, to a second side of the array. The CBLs of the second pair of CBLs have stepped profiles between the first and second subarrays. A third pair of CBLs and a fourth pair of CBLs extend along the column. The first and third pairs of CBLs electrically couple to memory cells in the first subarray, and the second and fourth pairs of CBLs electrically couple to memory cells in the second subarray.
机译:提供了用于双端口静态随机存取存储器(DP SRAM)的位线架构。存储单元阵列以行和列布置,并且包括第一子阵列和第二子阵列。第一对互补位线(CBL)沿阵列的第一侧沿列延伸,并且在第一和第二子阵列之间终止。第二对CBLS从阵列的第一侧延伸到阵列的第二侧。第二对CBL的CBLS在第一和第二子阵列之间具有阶梯式曲线。第三对CBL和第四对CBL沿柱延伸。第一和第三对CBL在第一子阵段中电耦合到存储器单元,以及第二和第四对CBL电耦合到第二个子阵段中的存储器单元。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号