首页> 外国专利> Large tilt angle boron implant methodology for reducing subthreshold current in NMOS integrated circuit devices

Large tilt angle boron implant methodology for reducing subthreshold current in NMOS integrated circuit devices

机译:大倾角硼注入方法可降低NMOS集成电路器件中的亚阈值电流

摘要

A semiconductor structure with large tile angle boron implant is provided for reducing threshold shifts or rolloff at the channel edges. By minimizing threshold shifts, short channel effects and subthreshold currents at or near the substrate surface are lessened. The semiconductor structure is prepared by implanting boron at a non-perpendicular into the juncture between the channel and the source/drain as well as the juncture between the field areas and the source/drain. Placement of boron into these critical regions replenishes segregating and redistributing threshold adjust implant species and channel stop implant species resulting from process temperature cycles. Using lighter boron ions allow for a lesser annealing temperature and thereby avoids the disadvantages of enhanced redistribution and diffusion caused by high temperature anneal.
机译:提供了具有大平铺角硼注入的半导体结构,以减小阈值漂移或沟道边缘处的滚降。通过最小化阈值偏移,可以减小基板表面或附近的短沟道效应和亚阈值电流。通过以非垂直的方式将硼注入到沟道与源极/漏极之间的接合处以及场区与源极/漏极之间的接合处来制备半导体结构。将硼放置在这些关键区域中可补充隔离和重新分布的阈值,从而可调整由工艺温度循环导致的注入物种类和通道停止注入物种类。使用较轻的硼离子可以降低退火温度,从而避免了高温退火导致的重新分布和扩散增强的缺点。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号