首页> 外国专利> INTEGRATED CHIP DUMMY TRENCH PATTERN FACILITATING DEVELOPMENT OF TRENCH ETCHING PROCESS

INTEGRATED CHIP DUMMY TRENCH PATTERN FACILITATING DEVELOPMENT OF TRENCH ETCHING PROCESS

机译:集成芯片虚拟沟槽模式促进了沟槽刻蚀过程的发展

摘要

PROBLEM TO BE SOLVED: To obviate the need for etching redesigning by laying out a deep trench pattern by using a dummy semiconductor material loading rate, that is obtained by subtracting a device trench level semiconductor material loading rate from an estimated final trench level semiconductor material loading rate. ;SOLUTION: First, a final chip design silicon loading rate is estimated, and a plurality of device deep trenche patterns are laid out, that constitute an integrated circuit chip 14 to be developed. These trenches cumulatively have device silicon loading rates. Next, the device silicon loading rate is subtracted from the the estimated final chip design loading rate so as to compute a dummy silicon loading rate, and cumulative silicon loading rates are used to lay out a plurality of dummy deep trenches 22. It is preferable have the device trenches disperse uniformly and the dummy trenches over a chip.;COPYRIGHT: (C)2000,JPO
机译:要解决的问题:通过使用虚拟半导体材料加载速率来布局深沟槽图案,从而避免了蚀刻重新设计的需要,该虚拟加载速率是通过从估计的最终沟槽级半导体材料加载量中减去器件沟槽级半导体材料加载速率而获得的率。 ;解决方案:首先,估计最终的芯片设计硅加载速率,并布局多个器件深沟槽图案,它们构成了要开发的集成电路芯片14。这些沟槽累计具有器件硅的加载速率。接下来,从估计的最终芯片设计负载率中减去器件的硅负载率,以计算虚拟硅负载率,并使用累积硅负载率来布置多个虚拟深沟槽22。器件沟槽均匀分散,虚拟沟槽遍布芯片。;版权所有:(C)2000,JPO

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号