首页> 外国专利> Cmos gate architecture for integration of salicide process in sub 0.1 . . muM devices

Cmos gate architecture for integration of salicide process in sub 0.1 . . muM devices

机译:Cmos门架构整合了低于0.1的自杀过程。 。多媒体设备

摘要

A method to form a "mushroom shaped" gate structure 18 22 44A 70 that increases the top gate silicide contact area and improves the salicide process, especially TiSi.sub.2 salicide. The novel upper gate extensions 44A increase the top gate surface area so that the silicide gate contacts 70 will have a low resistivity. The invention includes forming a gate stack 18 22 26 comprised of a gate oxide layer 18, a center gate portion 22 and a hard mask 26. Next, we form a first insulating layer 40 over the gate stack 22 26 18. The hard mask 26 and a first thickness of the first insulating layer 40 are removed to expose sidewalls of the center gate portion 22. A second conductive layer 44 is formed over the first insulating layer 46 and the center gate portion 22. The second conductive layer 44 is etched to form critical rounded upper gate extensions 44A on the sidewalls of the center gate portion 22. Lower rectangular sidewall spacers 52 are formed on the sidewalls of the center gate portion 22. Source/drain regions 54 are formed. A salicide process forms silicide source/drain contacts 64 and forms extra large silicided gate contacts 70 to reduce parasitic resistance.
机译:一种形成“蘑菇形”栅极结构18 22 44A 70的方法,该结构增加了顶部栅极硅化物的接触面积并改善了硅化物工艺,特别是TiSi.sub.2硅化物。新颖的上栅极延伸部分44A增加了顶栅极表面积,使得硅化物栅极接触70将具有低电阻率。本发明包括形成由栅氧化层18,中心栅部分22和硬掩模26组成的栅叠层18 2226。接下来,我们在栅叠层22 26 18上形成第一绝缘层40。硬掩模26去除第一绝缘层40的第一厚度和第一厚度,以暴露出中心栅极部分22的侧壁。在第一绝缘层46和中心栅极部分22上方形成第二导电层44。第二导电层44被蚀刻成在中心栅极部分22的侧壁上形成临界圆形的上栅极延伸部分44A。在中心栅极部分22的侧壁上形成下部矩形侧壁间隔物52。形成源/漏区54。自对准硅化物工艺形成硅化物源极/漏极触点64,并形成超大硅化物栅极触点70以减小寄生电阻。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号