首页> 外国专利> Clock generator makes output clock signals and main clock signal undergo phase adjustment after frequencies of feedback clock signals and reference clock pulses are equalized

Clock generator makes output clock signals and main clock signal undergo phase adjustment after frequencies of feedback clock signals and reference clock pulses are equalized

机译:时钟发生器使反馈时钟信号和参考时钟脉冲的频率相等后,使输出时钟信号和主时钟信号进行相位调整

摘要

The clock signals output by the dividers (361,363) are received together with a reset signal (RST) by the dividers (331,341) which output feedback clock signals to phase locked loops (PLL) (310,320). The frequencies of the feedback clock signals and reference clock pulses are equalized, making the output clock signals and the main clock signal (HCLK) undergo phase adjustment. The dividers (332,342) receive the main clock signal and the reset signal and output reference clock pulses to the corresponding PLLs. The dividers (351-353) receive the reset signal and a clock signal from the PLLs and output clock signals which are received by the dividers (361,363) together with the reset signal. An Independent claim is also included for a clock generating method.
机译:分频器(361,363)输出的时钟信号与复位信号(RST)一起由分频器(331,341)接收,该复位信号将反馈时钟信号输出到锁相环(PLL)(310,320)。反馈时钟信号和参考时钟脉冲的频率相等,从而使输出时钟信号和主时钟信号(HCLK)进行相位调整。分频器(332,342)接收主时钟信号和复位信号,并将参考时钟脉冲输出到相应的PLL。分频器(351-353)从PLL接收复位信号和时钟信号,并输出由分频器(361,363)与复位信号一起接收的时钟信号。时钟生成方法还包括独立权利要求。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号