首页> 外国专利> Method to form a high K dielectric gate insulator layer, a metal gate structure, and self-aligned channel regions, post source/drain formation

Method to form a high K dielectric gate insulator layer, a metal gate structure, and self-aligned channel regions, post source/drain formation

机译:源极/漏极形成后,形成高K介电栅极绝缘层,金属栅极结构和自对准沟道区的方法

摘要

A process of fabricating a sub-micron MOSFET device, featuring a high dielectric constant gate insulator layer, and a metal gate structure, has been developed. Processes performed at temperatures detrimental to the high dielectric, gate insulator layer, such as formation of spacers on the sides of subsequent gate structures, as well as formation of source/drain regions, are introduced prior to the formation of the high dielectric, gate insulator layer. This is accomplished via use of a dummy gate structure, comprised of silicon nitride, used as a mask to define the source/drain regions, and used as the structure in which sidewall spacers are formed on. After selective removal of the dummy gate structure, creating an opening in an interlevel dielectric layer exposing the MOSFET channel region, deposition of the high dielectric, gate insulator layer, on the surface of the MOSFET channel region, is performed.
机译:已经开发了制造具有高介电常数栅极绝缘体层和金属栅极结构的亚微米MOSFET器件的工艺。在形成高介电栅极绝缘体之前,先介绍在有害于高介电栅极绝缘体层的温度下进行的工艺,例如在后续栅极结构的侧面上形成隔离层,以及形成源/漏区。层。这是通过使用由氮化硅构成的伪栅极结构来完成的,该伪栅极结构用作掩模以限定源极/漏极区域,并且用作在其上形成侧壁间隔物的结构。在选择性地去除伪栅极结构之后,在层间介电层中形成暴露MOSFET沟道区的开口,然后在MOSFET沟道区的表面上沉积高介电质的栅极绝缘层。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号