首页> 外国专利> Method and circuit for adjusting the timing of output data based on an operational mode of output drivers

Method and circuit for adjusting the timing of output data based on an operational mode of output drivers

机译:用于基于输出驱动器的操作模式来调整输出数据的时序的方法和电路

摘要

A delay-locked loop adjusts a delay of a clock signal that is generated in response to an external clock signal. The clock signal is applied to an output buffer to clock the buffer so that data or clock signals from the buffer are synchronized with the external clock signal. The output buffer operates in a full-drive and reduced-drive mode in response to an output drive strength bit having first and second logic states, respectively. The delay-locked loop adjusts the delay of the clock signal in response to the state of the output drive strength bit to keep the data or clock signals from the buffer synchronized during both modes of operation.
机译:延迟锁定环调整响应于外部时钟信号而生成的时钟信号的延迟。时钟信号被施加到输出缓冲器以为缓冲器提供时钟,从而使来自缓冲器的数据或时钟信号与外部时钟信号同步。输出缓冲器响应于分别具有第一和第二逻辑状态的输出驱动强度位而以全驱动和减速驱动模式操作。延迟锁定环路响应于输出驱动强度位的状态来调整时钟信号的延迟,以使来自缓冲器的数据或时钟信号在两种操作模式下保持同步。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号