首页> 外国专利> Digital duty cycle correction circuit and method for multi-phase clock

Digital duty cycle correction circuit and method for multi-phase clock

机译:用于多相时钟的数字占空比校正电路和方法

摘要

Provided is a digital duty cycle correction circuit and method for a multi-phase clock, in which duty cycle correction information of an input clock signal is stored in a power save state of a system by adopting a digital correction method in a duty cycle correction method for a multi-phase clock and phase information of the input clock signal is held constant during duty cycle correction of the input clock signal by correcting duty cycles of the input clock signal by changing the falling edge of the clock without changing the rising edge of the input clock signal during duty cycle correction of the input clock signal, thereby correcting the multi-phase clock. To this end, the digital duty cycle correction circuit includes a clock delay means that takes the form of a shunt capacitor-inverter, a clock generation means including a clock rising edge generation circuit and a clock falling edge generation circuit, and a digital duty cycle detection means including integrators, a comparator, and a counter/register.
机译:提供了一种用于多相时钟的数字占空比校正电路和方法,其中通过在占空比校正方法中采用数字校正方法,将输入时钟信号的占空比校正信息存储在系统的省电状态下。对于多相时钟,通过改变时钟的下降沿而不改变时钟的上升沿来校正输入时钟信号的占空比,在输入时钟信号的占空比校正期间输入时钟信号的相位信息保持恒定。在输入时钟信号的占空比校正期间输入时钟信号,从而校正多相时钟。为此,数字占空比校正电路包括采用分流电容器-反相器形式的时钟延迟装置,包括时钟上升沿产生电路和时钟下降沿产生电路的时钟产生装置以及数字占空比。检测装置包括积分器,比较器和计数器/寄存器。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号