首页> 外国专利> IC test software system for mapping logical functional test data of logic integrated circuits to physical representation

IC test software system for mapping logical functional test data of logic integrated circuits to physical representation

机译:用于将逻辑集成电路的逻辑功能测试数据映射到物理表示的IC测试软件系统

摘要

The present invention, generally speaking, takes advantage of the foregoing capability to determine and display the X,Y location corresponding to a net name, by translating functional test data of a digital logic chip passed through a simulation model which identifies one or more defective nets of the chip. The defective nets are processed against a database of the foregoing type to obtain X,Y coordinate data for these nets, allowing them to be data logged as physical traces on the chip layout. In accordance with an exemplary embodiment, this mapping is performed by taking the output from a functional tester and translating it from a list of failed scan chains into a list of suspected netlist nodes. The X,Y coordinates of suspected netlist nodes are then identified and stored in a database, providing failure analysis and yield enhancement engineers a starting point for performing failure analysis and for immediately understanding whether "in-line" inspection data can account for a given failure. These nodes may then be crossmapped from the circuit design onto the chip's layout for each of multiple photomask layers within the design. Detailed failure data is gathered and stored at the wafer stage as part of a comprehensive program rather than on an as-needed basis at the packaged part stage. A voluminous amount of high-quality data is therefore obtained in an entirely automated fashion, as opposed to obtaining a comparatively minuscule amount of lesser-quality data in an exceedingly laborious fashion.
机译:一般而言,本发明通过转换通过识别一个或多个有缺陷网的仿真模型的数字逻辑芯片的功能测试数据,利用上述能力来确定和显示与网名相对应的X,Y位置。芯片。针对上述类型的数据库对有缺陷的网进行处理,以获得这些网的X,Y坐标数据,从而使它们可以作为物理迹线记录在芯片布局上的数据。根据示例性实施例,通过从功能测试器获取输出并将其从失败的扫描链列表转换成可疑网表节点列表来执行该映射。然后,识别可疑网表节点的X,Y坐标并将其存储在数据库中,从而为故障分析和良率提高工程师提供了进行故障分析和立即了解“在线”检查数据是否可以解决给定故障的起点。然后可以将这些节点从电路设计交叉映射到设计中多个光掩模层中每一个的芯片布局上。详细的故障数据将作为全面程序的一部分收集并存储在晶圆阶段,而不是在封装部分阶段根据需要存储。因此,以完全自动化的方式获得了大量的高质量数据,这与以极其费力的方式获得相对少量的较低质量的数据相反。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号