首页> 外国专利> Methods and apparatus for automated generation of abbreviated instruction set and configurable processor architecture

Methods and apparatus for automated generation of abbreviated instruction set and configurable processor architecture

机译:用于自动生成缩写指令集和可配置处理器体系结构的方法和装置

摘要

A systematic approach to architecture and design of the instruction fetch mechanisms and instruction set architectures in embedded processors is described. This systematic approach allows a relaxing of certain restrictions normally imposed by a fixed-size instruction set architecture (ISA) on design and development of an embedded system. The approach also guarantees highly efficient usage of the available instruction storage which is only bounded by the actual information contents of an application or its entropy. The result of this efficiency increase is a general reduction of the storage requirements, or a compression, of the instruction segment of the original application. An additional feature of this system is the full decoupling of the ISA from the core architecture. This decoupling allows usage of a variable length encoding for any size of the ISA without impacting the physical instruction memory organization or layout and branching mechanism as well as tuning of the execution core to the application. A hardware embodiment described herein allows application of the above mentioned high-entropy encoding technique in actual embedded processor using today's technology without posing significant strain on timing requirements.
机译:描述了一种用于嵌入式处理器中的指令提取机制和指令集架构的体系结构和设计的系统方法。这种系统的方法可以放宽通常由固定大小的指令集体系结构(ISA)对嵌入式系统的设计和开发施加的某些限制。该方法还保证了仅由应用程序的实际信息内容或其熵限制的可用指令存储器的高效使用。这种效率提高的结果是普遍减少了原始应用程序的指令段的存储需求或压缩。该系统的另一个功能是将ISA与核心体系结构完全分离。这种解耦允许对任何大小的ISA使用可变长度编码,而不会影响物理指令存储器的组织或布局和分支机制以及对应用程序的执行核心的调整。本文描述的硬件实施例允许在使用当今技术的实际嵌入式处理器中应用上述高熵编码技术,而不会给时序要求带来很大的压力。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号