首页> 外国专利> CMOS PROCESSING EMPLOYING REMOVABLE SIDEWALL SPACERS FOR INDEPENDENTLY OPTIMIZED N-AND P-CHANNEL TRANSISTOR PERFORMANCE

CMOS PROCESSING EMPLOYING REMOVABLE SIDEWALL SPACERS FOR INDEPENDENTLY OPTIMIZED N-AND P-CHANNEL TRANSISTOR PERFORMANCE

机译:CMOS处理采用可移动的侧壁间隔,以独立优化的N通道和P通道晶体管性能

摘要

N- and P-channel transistor characteristics are independently optimized for CMOS semiconductor devices with design features of 0.25 microns and under. Removable second sidewall spacers are formed on the N-channel transistor gate electrode having first sidewall spacers thereon. Ion implantation is conducted to form N-type moderately/heavily doped implants followed by activation annealing. The second sidewall spacer is then removed from the P-channel transistor leaving first sidewall spacers thereon serving as an ion implantation mask for the P-type lightly doped implants. Subsequently, third sidewall spacers are formed on the P-channel gate electrode having first sidewall spacers thereon followed by ion implantation to form the P-type moderately or heavily doped implants, with subsequent activation annealing. Embodiments enable complete independent control of the channel lengths of the N- and P-channel transistors by varying the width of the first, second and third sidewall spacers.
机译:针对具有0.25微米及以下设计特征的CMOS半导体器件,对N和P沟道晶体管特性进行了独立优化。可移除的第二侧壁间隔物形成在其上具有第一侧壁间隔物的N沟道晶体管栅电极上。进行离子注入以形成N型中/重掺杂注入,然后进行激活退火。然后从P沟道晶体管中去除第二侧壁间隔物,在其上留下第一侧壁间隔物,用作P型轻掺杂注入的离子注入掩模。随后,在其上具有第一侧壁间隔物的P沟道栅电极上形成第三侧壁间隔物,随后进行离子注入以形成P型中度或重掺杂注入物,随后进行活化退火。实施例通过改变第一侧壁间隔物,第二侧壁间隔物和第三侧壁间隔物的宽度,使得能够完全独立地控制N沟道晶体管和P沟道晶体管的沟道长度。

著录项

  • 公开/公告号KR100535953B1

    专利类型

  • 公开/公告日2005-12-12

    原文格式PDF

  • 申请/专利权人

    申请/专利号KR20007002351

  • 发明设计人 주동혁;

    申请日2000-03-04

  • 分类号H01L21/8238;

  • 国家 KR

  • 入库时间 2022-08-21 21:27:19

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号