首页> 外国专利> Hierarchical design and layout optimizations for high throughput parallel LDPC decoders

Hierarchical design and layout optimizations for high throughput parallel LDPC decoders

机译:高吞吐量并行LDPC解码器的分层设计和布局优化

摘要

High throughput parallel LDPC decoders are designed and implemented using hierarchical design and layout optimization. In a first level of hierarchy, the node processors are grouped on the LDPC decoder chip, physically co-locating the processing elements in a small area. In a second level of hierarchy, clusters, e.g., subsets, of the processing elements are grouped together and a pipeline stage including pipeline registers is introduced on the boundaries between clusters. Register to register path propagating signals are keep localized as much as possible. The switching fabric coupling the node processors with edge message memory is partitioned into separate switches. Each separate switch is split into combinational switching layers. Design hierarchies are created for each layer, localizing the area where the interconnect is dense and resulting in short interconnect paths thus limiting signal delays in routing.
机译:高吞吐量并行LDPC解码器是使用分层设计和布局优化设计和实现的。在第一层级中,节点处理器被分组在LDPC解码器芯片上,从而将处理元素在物理上共同定位在较小的区域中。在第二层级中,将处理元件的集群(例如子集)分组在一起,并且在集群之间的边界上引入包括管线寄存器的管线阶段。寄存器到寄存器的路径传播信号尽可能保持本地化。将节点处理器与边缘消息存储器耦合的交换结构被划分为单独的交换机。每个单独的开关分为组合开关层。为每个层创建设计层次结构,将互连密集的区域定位在局部,并导致互连路径较短,从而限制了布线中的信号延迟。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号