首页> 外国专利> Compact CMOS ESD layout techniques with either fully segmented salicide ballasting (FSSB) in the source and/or drain regions

Compact CMOS ESD layout techniques with either fully segmented salicide ballasting (FSSB) in the source and/or drain regions

机译:紧凑的CMOS ESD布局技术,在源区和/或漏区具有完全分段的硅化物镇流器(FSSB)

摘要

Transistor structures for relatively even current balancing within a device and methods for fabricating the same are disclosed. These devices can be used in relatively compact MOSFET Electrostatic Discharge (ESD) protection structures, such as in snapback devices. One embodiment utilizes a salisided exclusion layer for segmentation of the source and/or drain diffusion areas, while the others utilize poly for segmentation of the source and/or drain area. Also, diffusion is used generically herein and, for example, includes implants. These techniques provide relatively good ESD tolerance while consuming a relatively small amount of area, and provide significant area and parasitic capacitance reduction over the state of the art without sacrificing ESD performance. These techniques are also applicable to current balancing within relatively high current devices, such as drivers.
机译:公开了一种用于在装置内实现相对均匀的电流平衡的晶体管结构及其制造方法。这些器件可用于相对紧凑的MOSFET静电放电(ESD)保护结构中,例如在骤回器件中。一个实施例利用凸出的排除层来分割源极和/或漏极扩散区域,而其他实施例利用多晶硅来分割源极和/或漏极区域。而且,扩散在本文中一般地使用,并且例如包括植入物。这些技术在消耗相对少量的面积的同时提供了相对良好的ESD容限,并且在不牺牲ESD性能的情况下,在现有技术水平上提供了显着的面积和寄生电容减小。这些技术也适用于电流较高的设备(例如驱动器)中的电流平衡。

著录项

相似文献

  • 专利
  • 外文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号