首页> 外国专利> Apparatus and method for reducing gate leakage in deep sub-micron MOS transistors using semi-rectifying contacts

Apparatus and method for reducing gate leakage in deep sub-micron MOS transistors using semi-rectifying contacts

机译:使用半整流触点减少深亚微米MOS晶体管中栅极泄漏的装置和方法

摘要

An apparatus and method for the reduction of gate leakage in deep sub-micron metal oxide semiconductor (MOS) transistors, especially useful for those used in a cross coupled static random access memory (SRAM) cell, is disclosed. In accordance with the invention, the active element of the SRAM cell is used to reduce the voltage on the gate of its transistor without impacting the switching speed of the circuit. Because the load on the output of the inverter is fixed, a reduction in the gate current is optimized to minimize the impact on the switching waveform of the memory cell. An active element formed by two materials with different Fermi potentials is used as a rectifying junction or diode. The rectifying junction also has a large parallel leakage path, which allows a finite current flow when a signal of opposite polarity is applied across this device.
机译:公开了一种用于减少深亚微米金属氧化物半导体(MOS)晶体管中的栅极泄漏的装置和方法,该装置和方法特别适用于交叉耦合静态随机存取存储器(SRAM)单元中使用的晶体管。根据本发明,SRAM单元的有源元件用于降低其晶体管的栅极上的电压,而不会影响电路的开关速度。由于反相器输出的负载是固定的,因此可以优化栅极电流的减小,以最大程度地减小对存储单元开关波形的影响。由具有不同费米电势的两种材料形成的有源元件用作整流结或二极管。整流结还具有较大的并联泄漏路径,当在该器件上施加相反极性的信号时,允许有限的电流流过。

著录项

  • 公开/公告号US7651905B2

    专利类型

  • 公开/公告日2010-01-26

    原文格式PDF

  • 申请/专利权人 ASHOK KUMAR KAPOOR;

    申请/专利号US20050110457

  • 发明设计人 ASHOK KUMAR KAPOOR;

    申请日2005-04-19

  • 分类号H01L21/8234;H01L21/336;H01L21/8238;H01L27/10;H01L29/739;H01L29/76;H01L29/94;H01L31/062;H01L31/113;H01L31/119;

  • 国家 US

  • 入库时间 2022-08-21 18:49:07

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号